
Registers DFFEC
Speedster22i Macro Cell Library
AchronixSemiconductorProprietary PAGE 53
DFFEC
Positive Clock Edge D-Type Register with Clock Enable and
Synchronous Clear
Figure 2-3: Logic Symbol
DFFECisasi
ngleD‐typeregisterwithdatainput(d),clockenable(ce),clock(ck),andactive‐
low synchronous clear (cn) inputs and data (q) output. The active‐low synchronous clear
inputsetsthedataoutputlowuponthenextrisingedgeoftheclockifitisassertedlowand
theclockenablesi
gnalisassertedhigh.Ifthesynchronoutclearinputisnotasserted, thedata
outputissettothevalueonthedatainputuponthenextrisingedgeoftheclockiftheactive‐
highclockenableinputisasserted.
Pins
Table 2-7: Pin Descriptions
Name Type Description
d Data input.
cn
Active-low synchronous clear input. A low
on cn sets the q output low
upon the next rising edge of the clock if the clock enable is asserted high.
ce Active-high clock enable input.
ck Positive-edge clock input.
q
Data output. T
he value present on the data input is transferred to the q out-
put upon the rising edge of the clock if
the clock enable input is high and the
synchronous clear input is high.
Parameters
Table 2-8: Parameters
Parameter Defined Values Default Value
init 1’b0
init
The init parameter defines the initial value of the output of the DFFEC register.This is the
valuetheregistertakesupontheinitialapplicationofpowertotheFPGA.Thedefaultvalue
oftheinitparameteris1’b0.
input
input
input
input
output
1’b0, 1’b1
Commenti su questo manuale